

Hi3559A V100 ultra-HD Mobile Camera SoC

# **Brief Data Sheet**

Issue 01

Date 2017-10-30

### Copyright © HiSilicon Technologies Co., Ltd. 2017. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of HiSilicon Technologies Co., Ltd.

#### **Trademarks and Permissions**

HISILICON, and other HiSilicon icons are trademarks of HiSilicon Technologies Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

#### **Notice**

The purchased products, services and features are stipulated by the contract made between HiSilicon and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied.

The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of any kind, express or implied.

### HiSilicon Technologies Co., Ltd.

Address: New R&D Center, Wuhe Road,

> Bantian, Longgang District, Shenzhen 518129 P. R. China

Website: http://www.hisilicon.com

Email: support@hisilicon.com



### Introduction

Wift both ack and lisve the H.265 encoding output or movielevel raw data output. It integrates the high-performance ISP and employs the advanced low-power process and architecture design. Hi3559A V100 provides excellent image processing capability.

Hi3559A V100 supports the industry-leading multichannel 4K sensor inputs, multi-channel ISP image processing, HDR10 technology standard, and multi-channel panoramic hardware splicing. When supporting 8K30/4K120 video recording, Hi3559A V100 provides the 6-DOF DIS hardware, which reduces its dependence on the mechanical head.

Hi3559A V100 provides efficient and rich computing resources to assist customers in developing consumer applications and industry applications. Hi3559A V100 integrates the dual-core A73 processor and dual-core A53 processor as well as the big.LITTLE architecture and dual operating systems, achieving balance between the power consumption and startup time.

Hi3559A V100 supports the product miniaturization design because it uses the advanced 12 nm low-power process and miniaturization package and supports DDR4/LPDDR4 SDRAMs.

With the stable and easy-to-use mobile SDK design provided by HiSilicon, Hi3559A V100 can assist customers in rapid product mass production.

### **Key Features**

#### • Low Power Consumption

Typical power consumption of 3 W in 8KP30 (7680 x 4320)+1080P30 H.265 encoding mode

#### Miniaturization Package

25 mm x 25 mm (0.98 in. x 0.98 in.) FC-BGA package

#### 8K30/4K120 Encoding

8KP30+1080P30 or 4KP120+1080P30 H.265 encoding

#### Multi-Channel Video Recording

2x4KP60, 4x4KP30, or 8x1080P30 video recording, supporting hardware splicing within the camera

#### • High-Speed Memory Interfaces

USB 3.0 or PCIe 2.0 high-speed interface UFS and eMMC interfaces

#### RAW Video Output

Professional 4KP30 raw video output

#### Visual Computing Processing Capability



### **Key Specifications**

#### **Processor Core**

- Dual-core ARM Cortex A73@1.8 GHz, 32 KB I cache, 64 KB D cache or 512 KB I 2 cache or
- Dual-core ARM Cortex A53@1.2 GHz, 32 KB I cache, 32 KB D cache or 256 KB L2 cache
- Single-core ARM Cortex A53@1 GHz, 32 KB I cache, 32 KB D cache or 128 KB L2 cache
- Neon acceleration and integrated FPU

#### **GPU**

- Dual-core ARM Mali G71@900 MHz, 256 KB cache
- OpenCL 1.1/1.2/2.0
- OpenGL ES 3.0/3.1/3.2

#### Sensor Hub

- Integrated ARM Cortex M7@192 MHz
- Integrated PMC, which supports only external reset
- Internal POR
- General peripheral IPs (UART, SPI, I<sup>2</sup>C, PWM, GPIO, and LSADC)
- 2-channel LSADC, seven UART interfaces, and eight PWM interfaces

#### Video Encoding

- H.264 BP/MP/HP
- H.265 Main Profile/Main 10 Profile
- I/P/B frame supported in H.264/H.265 encoding mode
- MJPEG/JPEG Baseline encoding
- A maximum of 8192 x 8640 resolution for H.264
- A maximum of 16384 x 8640 resolution for H.265 encoding
- Real-time multi-stream H.264/H.265 encoding capability:
  - 7680 x 4320@30 fps+1080p@30 fps+7680 x 4320@2 fps snapshot
- Maximum JPEG snapshot performance of 7680 x 4320@15 fps
- CBR, VBR, AVBR, FIXQP, and QPMAP bit rate control
- Maximum 200 Mbit/s output bit rate
- Encoding of eight ROIs

#### Video Decoding

- H.264 BP/MP/HP
- H.265 Main Profile/Main 10 Profile
- JPEG/MJPEG decoding
- Maximum video decoding performance of H.264/H.265 7680 x 4320@30 fps or H.264/H.265 3840 x 2160@120
- Maximum 7680 x 4320@15 fps JPEG decoding

#### **Intelligent Video Processing**

- Visual computing processing capability
- Quad-core DSP@700 MHz, 32 KB I cache, 32 KB IRAM, or 512 KB DRAM
- Dual-core NNIE@840 MHz neural network acceleration

#### engine

Internal dual-sensor depth detection unit

#### Video and Graphics Processing

- - 1/15.5x to 16x video scaling
  - 360° or 720° panoramic stitching of up to 6-channel
  - 1/15.5x to 16x graphics scaling
  - OSD overlaying of eight regions before encoding
  - Video graphics overlaying of two layers (video layer and graphics layer)

#### **ISP**

- 2-channel independent ISP processing of video inputs from multiple sensors in TDM mode
- Adjustable 3A functions (AE, AWB, and AF)
- Highlight suppression, backlight compensation, gamma correction, and color enhancement
- DPC, NR, and 6-DOF DIS
- 3DNR, image enhancement, and DCI
- LDC and fisheye correction
- Picture rotation by 90° or 270°
- Picture mirror and flip
- HDR10
- BT.2020 WCG
- Sensor built-in WDR, 4F/3F/2F frame-based/line-based WDR and local tone mapping
- ISP tuning tools for the PC

#### **Audio Encoding and Decoding**

- Voice encoding/decoding complying with multiple protocols by using software
- G.711, G.726, AAC, and other audio encoding formats
- Audio 3A functions (AEC, ANR, and ALC)

#### **Security Engine**

- AES, DES, and 3DES encryption and decryption algorithms implemented by using hardware
- RSA1024/2048/3072/4096 signature verification algorithm implemented by using hardware
- HASH-SHA1/224/256/384/512 and HMAC\_SHA1/224/256/384/512 tamper proofing algorithms implemented by using hardware
- Integrated 32-kbit OTP storage space and hardware random number generator

#### **Video Interfaces**

- VI interfaces
  - Eight sensor inputs
  - Maximum 32-megapixel (7680 x 4320) or 36megapixel (6000 x 6000) resolution
  - 8-/10-/12-/14-bit RGB Bayer DC timing VI, up to 150 MHz clock frequency
  - BT.601, BT.656, and BT.1120 VI interfaces
  - Maximum 16-lane MIPI/LVDS/sub-



### 

- Maximum 8-channel video inputs for the serial sensor inputs, supporting various working modes such as 1x16-lane/2x8-lane/4x4-lane/2x4-lane+4x2lane/8x2Lane
- Compatibility with the electrical specifications of parallel and differential interfaces of various sensors
- Programmable sensor clock output
- VO interfaces
  - HDMI 2.0, supporting maximum 4K@60 fps output
  - 6-/8-/16-/24-bit RGB digital LCD output, supporting maximum 1920 x 1080@60 fps output
  - 4-lane MIPI DSI output, supporting maximum 2.5 Gbit/s per lane frequency

#### **Audio Interfaces**

- Integrated audio codec, supporting 16-bit audio inputs and
- I<sup>2</sup>S interface for connecting to the external audio codec
- Dual-channel differential MIC inputs for reducing background noises

#### **Peripheral Interfaces**

- External reset input
- Internal RTC
- Integrated 2-channel LSADC
- Five UART interfaces
- IR interface, I<sup>2</sup>C interface, SSP main interface, and GPIO
- Integrated two GMACs, supporting RGMII/RMII
- Two PWM interfaces
- Two SD 3.0/SDIO 3.0 interfaces and an SD 2.0 interface
- Two USB 3.0/USB 2.0 host/device ports
- 2-lane PCIe 2.0 RC/EP mode

- DDR4/LPDDR4 interface
  - 64-bit DDR4
  - 2x 32-bit LPDDR4 SDRAMs
  - Maximum capacity of 8 GB
- SPI NOR flash interface
  - 1-/2-/4-line mode
  - 3-byte or 4-byte address mode
  - Maximum capacity of 32 MB
- SPI NAND flash interface
  - Maximum capacity of 512 MB
- NAND flash interface
  - 8-bit data width
  - SLC or MLC
  - 4-/8-/16-/24-/28-/40-/64-bit ECC
- eMMC 5.1 interface
  - Maximum capacity of 2 TB
- UFS 2.1 interface
  - Maximum capacity of 512 GB
- Booting from the SPI NOR flash, SPI NAND flash, or NAND flash
- Booting from an eMMC or UFS

#### **SDK**

- Linux SMP
- Linux+Huawei LiteOS dual-system AMP
- Client for the iOS and Android mobile phones, and highperformance H.265 decoding library

#### **Physical Specifications**

- Power Consumption
  - Typical power consumption of 3 W
  - Multi-level power saving mode
- Operating voltages
  - 0.8 V core voltage
  - 1.8 V I/O voltage
  - 1.2 V DDR4 SDRAM interface voltage
  - 1.1 V LPDDR4 SDRAM interface voltage
- Package
  - RoHS, FC-BGA
  - Body size of 25 mm x 25 mm (0.98 in. x 0.98 in.)
  - Lead pitch of 0.65 mm (0.03 in.)



# **Functional Block Diagram**





### Hi3559A V100 Mobile Camera and Professional Camera Solution



- Advanced 8K30 6-DOF video DIS
- 10-bit video, supporting HDR10
- Up to 10 Gbit/s rate of the 2-lane PCIe 2.0 interface, supporting 4KP30 RAW video output
- DDR4/LPDDR4 SDRAMs
- Two SDIO 3.0 interfaces, extended low-power Wi-Fi module, and the external SDXC card
- Dual MICs and advanced dual-MIC NR algorithm

### Hi3559A V100 3D/VR Camera Solution



- Dual-channel 4K60fps input, 4-channel 3K x 3K input, or 8-channel 1080p input, supporting multichannel hardware splicing
- 10-bit video, supporting HDR10
- DDR4/LPDDR4 SDRAMs
- Two SDIO 3.0 interfaces, extended low-power Wi-Fi module, and the external SDXC card
- Dual MICs and advanced dual-MIC NR algorithm



### Hi3559A V100 Flying Camera Solution



- 6-DOF 4KP60 video DIS in the gyro auxiliary information
- 10-bit video, supporting HDR10
- 4KP30 RAW video output
- DDR4/LPDDR4 SDRAMs
- Dual sensor inputs for bidirectional vision hovering and obstacle avoidance
- Various UART, I<sup>2</sup>C, and SPI interfaces for connecting the gyro, GPS, and barometer, implementing the flight control a
  - 4-channel PWM signal outputs to the ESC
  - Real-time HDMI video outputs for image transmission



### **Acronyms and Abbreviations**

GMAC Gigabit Ethernet Media Access Controller advanced audio coding

GPIO general-purpose input/output
GPS Global Positioning System
GPU graphics processing unit

HD high definition

HMAC hashed message authentication code HDMI high definition multimedia interface

HDR high dynamic range

HiSPi high-speed serial pixel interface

I

<sup>2</sup>C inter-integrated circuit I<sup>2</sup>S inter-IC sound

IR infrared

ISP image signal processor
LCD liquid crystal display
LDC lens distortion correction
LPDDR low-power double data rate

LSADC low-speed analog-to-digital converter LVDS low-voltage differential signaling

MIC microphone

MIPI mobile industry processor interface

MLC multi-level cell

NNIE Neural Network Inference Engine



NR noise reduction OSD on-screen display